Infininode - IPs for high-performance, scalable SoC solutions

The memory subsystem in a microprocessor is crucial for scaling the performance/watt of future computing devices. To be efficient, every part of the memory subsystem must be highly optimized, most notably the multi-level cache hierarchy and networks-on-chip.

A team of researchers from Chalmers University, noticed the existing interconnect and cache coherence solution does not scale well to meet the needs for upcoming products with a larger number of processor cores. The IPs designed by the Chalmers team solve this scalability issue. More specifically, in the context of various projects, including the European Processor Initiative, the research team has developed intellectual property (IP) blocks of crucial memory subsystem components. This includes a coherent home node, a system-level cache, and a network-on-chip, each IP meticulously optimized for high performance. The IP blocks already have a Technical Readiness Level (TRL) of up to 7 and Innovation Readiness Level (IRL) of up to 5.

IVA’s 100 List 2024: Innovation through Interdisciplinary Research

IVA’s 100 List 2024 highlights a diverse range of research projects from Swedish universities, under the theme Technology in the Service of Humanity - Innovation through Interdisciplinary Research. The projects have been selected based on their great potential to create value through commercialization, business and method development, or societal impact. All participating researchers are interested in increased contacts with the business sector for the application and further development of their projects.

Named contact persons for each research project on the 100 List are responsible for the accuracy of the information presented.

All about IVA’s 100 List – Q&A